Part Number Hot Search : 
CNY17F 0DPBF 0016B ZMM75 MV529X RGP10 RFH25P 680MZ
Product Description
Full Text Search
 

To Download FAN5110MX Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  may 2008 ? 2006 fairchild semiconductor corporation www.fairchildsemi.com fan5110 ? rev. 1.1.0 fan5110 ? two-phase, bootstrapped, 12v nmosfet half-bridge driver fan5110 ? two-phase, bootstrapped, 12v nmosfet half-bridge driver features ? two-phase, n-channel mosfet driver in a single compact package for multi-phase buck converter applications ? each phase drives the n-channel high-side and low-side mosfets in a synchronous buck configuration ? two-phase driver reduces printed circuit board area ? variable high-side and low-side gate drive voltages for flexibility and performance optimization at higher frequencies ? internal adaptive ?shoot-through? protection ? fast rise and fall times ? high switching frequency: up to 1 mhz ? common enable (en) turns off both upper and lower output fets ? ttl-compatible pwm and en inputs ? under-voltage lockout protection feature ? available in soic-16 and mlp-16 packages applications ? multi-phase vrm/vrd regulators for microprocessor supplies ? two separate, single-phase supply designs ? high-current, high-frequency dc/dc converters ? high-power modular supplies ? general-purpose, ttl input, 12v driver for half-bridge and full-bridge applications description fan5110 contains two n-channel mosfet drivers on a single die in one package. it replaces two single-phase drivers in a multiple-phase pwm design. each phase is specifically designed to drive both the upper and lower n-channel power mosfets of a synchronous rectified buck converter at high switching frequencies. this two-phase driver, combined with a fairchild multi- phase pwm controller and power mosfets, forms a complete v-core power supply solution for advanced microprocessors. the lower drivers are powered externally through the pvcc pin. the pvcc pin is normally connected to v cc , which drives the lower mosfet?s gates at 12v gs . connecting the pvcc pin to a voltage lower than v cc lowers the v gs voltage, resulting in much less driver power dissipation. this is especially valuable when driving mosfets with high gate charge (q gtot ) and in applications requiring high switching frequencies. the driver?s adaptive shoot-t hrough protection prevents the upper and lower mosfets from conducting simultaneously. the fan5110 is rated for operation from 0c to +85c and is available in a low-cost 16-pin (small outline integrated circuit) soic package and a higher power mlp-16 package. related resources ? an-6003 ? ?shoot-through? in synchronous buck converters ordering information part number operating temperature range package eco status packing method quantity per reel FAN5110MX 0c to 85c soic-16 rohs tape and reel 2500 fan5110mpx 0c to 85c mlp-16, 4x4mm rohs tape and reel 2500 for fairchild?s definition of ?green? eco status, please visit: http://www.fairchildsemi.com/company/green/rohs_green.html .
? 2006 fairchild semiconductor corporation www.fairchildsemi.com fan5110 ? rev. 1.1.0 2 fan5110 ? two-phase, bootstrapped, 12v nmosfet half-bridge driver pin configurations figure 1. packages (top view) pin definitions mlp soic name description 1 15 sw2 switch node input . connect as shown in figure 1. sw provides return for the high-side bootstrapped driver and acts as a sense point for the adaptive shoot-through protection. 2 16 hdrv2 high-side gate drive output . connect to the gate of the high-side power mosfet(s). 3 1 boot2 bootstrap supply input . provides voltage supply to the high-side mosfet driver. connect to bootstrap capacitor and diode. 4 2 en enable . when low, this pin disables fet switching (hdrv and ldrv are held low). this pin is common for both drivers (previously referred to as od#) . 5 3 pwm2 pwm signal input . accepts a logic-level pwm signal from the controller. 6 4 vss signal ground . connect directly to the ground plane. 7 5 pwm1 pwm signal input . accepts a logic-level pwm signal from the controller. 8 6 vcc power input voltage . +12v power for the internal logic. bypass with a minimum 1f x7r or 4.7f x5r ceramic capacitor. 9 7 boot1 bootstrap supply input . provides voltage supply to the high-side mosfet driver. connect to bootstrap capacitor and diode. 10 8 hdrv1 high gate drive output . connect to the gate of the high-side power mosfet(s). 11 9 sw1 switch node input . connect as shown in figure 1. sw provides return for the high-side bootstrapped driver and acts as a sense point for the adaptive shoot-through protection. 12 10 pgnd1 power ground . connect directly to the source of low-side mosfet(s) and c vcc . 13 11 ldrv1 low-side gate drive output . connect to the gate of the low-side power mosfet(s). 14 12 pvcc lower gate drive voltage . this is the input supply for the lower drivers. the v gs of the lower mosfets matches this voltage. connect to v cc or a lower voltage. 15 13 ldrv2 lower gate drive output . connect to the gate of the low-side power mosfet(s). 16 14 pgnd2 power ground . connect directly to the source of low-side mosfet(s) and c vcc . na paddle mlp package only. connected to ground inside the chip. connect to ground plane for lowest thermal resistance.
? 2006 fairchild semiconductor corporation www.fairchildsemi.com fan5110 ? rev. 1.1.0 3 fan5110 ? two-phase, bootstrapped, 12v nmosfet half-bridge driver application diagram figure 2. typical two-phase application block diagram figure 3. functional block diagram, each side t fall delay t fall delay 1.2v vcc/3 1.2v vcc pvcc en pwm vcc boot hdrv sw ldrv gnd vss
? 2006 fairchild semiconductor corporation www.fairchildsemi.com fan5110 ? rev. 1.1.0 4 fan5110 ? two-phase, bootstrapped, 12v nmosfet half-bridge driver absolute maximum ratings stresses exceeding the absolute maximum ratings may damage the device. the device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. in addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. absolute maximum ratings are stress ratings only. unless ot herwise specified, voltages referenced to gnd. parameter conditions min. max. unit continuous -0.3 15.0 v vcc and pvcc to gnd transient (t < 4ns) (1) -0.3 19.0 v pwm and en pins -0.3 5.5 v continuous -1 15 v sw to gnd transient (t < 100ns) (1) -5 25 v continuous -0.3 15.0 v boot to sw transient (t < 20ns) -2 17 v continuous -0.3 30.0 v boot to gnd transient (t < 100ns) (1) 38 v hdrv v sw -1.0 v boot +0.3 v continuous -0.5 v cc v transient (t < 200ns) (1) -2.0 v cc +0.3 v ldrv transient (t < 20ns) -2.0 v cc +2.0 v note: 1. for transient derating beyond the levels indicated, refer to figure 17 and figure 18. thermal information symbol parameter min. typ. max. unit t j junction temperature 0 +150 c t stg storage temperature -65 +150 c t l lead soldering temperature, 10 seconds +300 c t vp vapor phase, 60 seconds +215 c t li infrared, 15 seconds +220 c p d power dissipation, t a = 25c, t jmax = 125c 850 mw jc thermal resistance, so-16, junction-to-board 40 c/w ja thermal resistance, so-16, junction-to-ambient 117 c/w jc thermal resistance, mlp16, junction-to-case 5 c/w ja thermal resistance, mlp16, junction-to-ambient 37 c/w recommended operating conditions the recommended operating conditions table defines the conditions for actual device operation. recommended operating conditions are specified to ens ure optimal performance to the datasheet specifications. fairchild does not recommend exceeding them or designing to absolute maximum ratings. symbol parameter conditions min. typ. max. unit v cc supply voltage v cc to ground 10.0 12.0 13.5 v pv cc pvcc input voltage pv cc to ground 8.0 12.0 13.5 v v io boot diode anode voltage anode to ground 8.0 12.0 13.5 v t a ambient temperature 0 +85 c t j junction temperature 0 +125 c
? 2006 fairchild semiconductor corporation www.fairchildsemi.com fan5110 ? rev. 1.1.0 5 fan5110 ? two-phase, bootstrapped, 12v nmosfet half-bridge driver electrical characteristics v cc and p vcc = 12v, and t a = 25c using the circuit in figure 4 unless otherwise noted. the ??? denotes specifications that apply over t he full operating temperature range. symbol parameter conditions min. typ. max. unit input supply v cc v cc and p vcc voltage range ? 6.4 12.0 13.5 v i cc v cc current en = 0v ? 4.1 8.0 ma v uyr v cc rising 1v/ms 4.7 5.3 v v uvf v cc falling 1v/ms 3.4 4.2 v v hys v cc hysteresis 175 325 mv en input v ih(en) input high voltage ? 2.0 v v il(en) input low voltage ? 0.8 v v hys(en) input hysteresis ? 550 mv i en input current en = 3.0v ? -300 +300 na t pdl(en) 25 40 ns t pdh(en) propagation delay (3) figure 5 15 30 ns pwm input v ih(pwm) input high voltage ? 2.0 v v il(pwm) input low voltage ? 0.8 v v hys(pwm) input hysteresis ? 550 mv i il(pwm) input current ? -1 +1 a sw pin r sw sw pin bleeder en = 0v, v sw = 4.0v ? 700 1000 1300 ? high-side driver r hup output resistance, sourcing v boot ? v sw = 12v 2.5 3.3 ? i source(ldrv) source current (3) v ds = -10v 2.0 a r hdn output resistance, sinking v boot ? v sw = 12v 1.1 1.4 ? i sink(hdrv) sink current (3) v ds = 10v 2.7 a t r(hdrv) 30 45 ns t f(hdrv) transition times (3, 5) figure 4 25 30 ns t pdh(hdrv) 35 50 ns t pdl(hdrv) propagation delay (3, 4) figure 6 25 40 ns continued on the following page?
? 2006 fairchild semiconductor corporation www.fairchildsemi.com fan5110 ? rev. 1.1.0 6 fan5110 ? two-phase, bootstrapped, 12v nmosfet half-bridge driver electrical characteristics (continued) v cc and p vcc = 12v, and t a = 25c using the circuit in figure 4 unless otherwise noted. the ??? denotes specifications that apply over t he full operating temperature range. symbol parameter conditions min. typ. max. unit low-side driver pvcc pvcc voltage range 6.4 12.0 13.5 v r lup output resistance, sourcing 2.0 2.3 ? i source(ldrv) source current (3) v ds = -10v 2.7 a r ldn output resistance, sinking 1.0 1.3 ? i sink(ldrv) sink current (3) v ds = 10v 3.5 a bg th bottom gate threshold 1.0 1.3 1.6 v bg hys bottom gate hysteresis 0.5 0.8 v t r(ldrv) 25 35 ns t f(ldrv) transition times (3, 5) figure 4 20 30 ns t pdh(ldrv) 20 30 ns t pdl(ldrv) figure 6 15 20 ns t pdh(ldf) propagation delay (3, 4) see adaptive gate drive circuit description 170 ns notes : 2. limits at operating temperature extr emes are guaranteed by design, characteri zation, and statistical quality control. 3. specifications guaranteed by design and c haracterization (not production tested). 4. for propagation delays, t pdh refers to low-to-high signal transition. t pdl refers to high-to-low signal transition. 5. transition times are defined for 10% and 90% of dc values.
? 2006 fairchild semiconductor corporation www.fairchildsemi.com fan5110 ? rev. 1.1.0 7 fan5110 ? two-phase, bootstrapped, 12v nmosfet half-bridge driver test diagrams 33k 10k figure 4. test circuit figure 5. enable timing figure 6. adaptive gate drive timing en v il(en) t pdl(en) t pdh(en) v ih(en)
? 2006 fairchild semiconductor corporation www.fairchildsemi.com fan5110 ? rev. 1.1.0 8 fan5110 ? two-phase, bootstrapped, 12v nmosfet half-bridge driver typical performance characteristics performance characteristics achieved usi ng the test circuit shown in figure 4. figure 7. pwm rise time waveforms figure 8. pwm fall time waveforms figure 9. hdrv rise and fall times vs. c load figure 10. ldrv rise and fall times vs. c load figure 11. hdrv resistance vs. temperature figure 12. ldrv resistance vs. temperature
? 2006 fairchild semiconductor corporation www.fairchildsemi.com fan5110 ? rev. 1.1.0 9 fan5110 ? two-phase, bootstrapped, 12v nmosfet half-bridge driver typical performance characteristics (continued) performance characteristics achieved usi ng the test circuit shown in figure 4. 6v 8v 10v 12v (vcc) 0 1000 2000 0510 v ds ( v ) id (ma) 6v 8v 10v 12v (vcc) 0 1000 2000 3000 0510 vds (v) id (ma) figure 13. hdrv pull-up (sourcing) figure 14. ldrv pull-up (sourcing) 6v 8v 10v 12v (vcc) 0 1000 2000 3000 0510 vds (v) id (ma) 6v 8v 10v 12v (vcc) 0 1000 2000 3000 0510 vds (v) id (ma) figure 15. hdrv pull-down (sinking) figure 16. ldrv pull-down (sinking) figure 17. negative sw voltage transient figure 18. negative ldrv voltage transient
? 2006 fairchild semiconductor corporation www.fairchildsemi.com fan5110 ? rev. 1.1.0 10 fan5110 ? two-phase, bootstrapped, 12v nmosfet half-bridge driver typical performance characteristics (continued) performance characteristics below were achieved using a m odified version of the test circuit shown in figure 4. the boot and pvcc pins were disconnected from v cc ; a boot diode was connected in series with the boot pin; and the pvcc and boot diode anode were connected to a variable voltage power supply. v cc was held constant at 12v during the test. pvcc current vs voltage and frequency 0 10 20 30 40 50 60 70 80 90 200k 400k 600k 800k 1meg fr e q u e nc y pvcc current (ma ) 12 10 8 6 5 boot current vs voltage and frequency 0 10 20 30 40 50 60 70 80 200k 400k 600k 800k 1meg frequency boot current (ma ) 12 10 8 6 5 figure 19. pv cc operating current figure 20. boot operating current vcc current vs voltage and frequency 4.00 4.20 4.40 4.60 4.80 5.00 5.20 5.40 5.60 5.80 200k 400k 600k 800k 1meg fr e q ue nc y vcc current (ma) 12 10 8 6 5 driver dissipation, one side vs voltage and frequency 0 500 1000 1500 2000 2500 5 6 8 10 12 pvcc and boot voltage power dissipation (mw ) 1meg 800k 600k 400k 200k figure 21. v cc operating current figure 22. driver power dissipation, one side
? 2006 fairchild semiconductor corporation www.fairchildsemi.com fan5110 ? rev. 1.1.0 11 fan5110 ? two-phase, bootstrapped, 12v nmosfet half-bridge driver circuit description the fan5110 contains two half-bridge mosfet drivers in a single 16-pin package. each driver is optimized for driving n-channel mosfets in a synchronous buck converter topology. each driver?s ttl-compatible pwm input signal is all that is required to properly drive the high-side and low-side mosfets. the following sections apply to each driver. low-side driver the low-side driver (ldrv) is designed to drive ground- referenced, low-r ds(on) , n-channel mosfets. the power for ldrv is internally connected to the pvcc pin. when the driver is enabl ed, the driver?s output is 180 out of phase with the pwm input. when the fan5110 is disabled (en = 0v), ldrv is held low. high-side driver the fan5110?s high-side driv er (hdrv) is designed to drive a floating n-channel mosfet. the bias voltage for the high-side driver is developed by a bootstrap supply circuit, consisting of an external diode and bootstrap capacitor (c boot ). during start-up, sw is held at gnd, allowing c boot to charge to v cc through the diode. when the pwm input goes high, hdrv begins to charge the high-side mosfet gate (qhi). during this transition, charge is transferred from c boot to qhi?s gate. as qhi turns on, sw rises to v in , forcing the boot pin to v in + v c(boot) , which provides sufficient v gs enhancement for qhi. to complete the switching cycle, qhi is turned off by pulling hdrv to sw. c boot is recharged to v cc when sw falls to gnd. hdrv output is in phase with pwm input. when the driver is disabled, the high-side gate is held low. adaptive gate drive circuit the fan5110 embodies an advanced design that ensures minimum mosfet dead-time, while eliminating potential shoot-through (cross-conduction) currents. it senses the state of the mosfets and adjusts the gate drive, adaptively, to ensure they do not conduct simultaneously. refer to the gate drive rise and fall time waveforms shown in figure 7 and figure 8 for the relevant timing information. to prevent overlap during the low-to-high switching transition (qlo off to qlo on), the adaptive circuitry monitors the voltage at the ldrv pin. when the pwm signal goes high, qhi begins to turn off after a propagation delay, as defined by the t pdl(ldrv) parameter. once the ldrv pin is discharged below ~1.3v, qhi begins to turn on after adaptive delay t pdh(hdrv) . to preclude overlap during the high-to-low transition (qlo off to qhi on), the adaptive circuitry monitors the voltage at the sw pin. when the pwm signal goes low, qlo begins to turn off after a propagation delay (t pdl(hdrv) ). once the sw pin falls below v cc /3, qhi begins to turn on after adaptive delay t pdh(ldrv) . v gs of qlo is also monitored. when v gs(qlo) is discharged below ~1.3v, a secondary adaptive delay is initiated, which results in qhi being driven on after t pdh(ldf) , regardless of the sw state. this function is implemented to ensure that c boot is recharged after each switching cycle, particularly for cases where the power converter is sinking current and the sw voltage does not fall below the v cc /3 adaptive threshold. the secondary delay t pdh(ldf) is longer than t pdh(ldrv) .
? 2006 fairchild semiconductor corporation www.fairchildsemi.com fan5110 ? rev. 1.1.0 12 fan5110 ? two-phase, bootstrapped, 12v nmosfet half-bridge driver application information supply capacitor selection for the supply input (v cc ), a local ceramic bypass capacitor is recommended to reduce the noise and to supply the peak current. use at least a 1 f, x7r or x5r capacitor, close to the vcc and pgnd pins. a 1f bypass capacitor should be connected at the pvcc pin to pgnd. bootstrap circuit the bootstrap circuit uses a charge storage capacitor (c boot ) and an external diode, as shown in figure 2. these components should be selected after the high- side mosfet has been chosen. the required capacitance is determined using the following equation: boot g boot v q c = (1) where q g is the total gate charge of the high-side mosfet and v boot is the voltage droop allowed on the high-side mosfet drive. for example, the q g of the fdd6696 mosfet is about 35nc at 12v gs . for an allowed droop of ~300mv, the required bootstrap capacitance is 100nf. a good quality ceramic capacitor must be used. the average diode forward current, i f(avg) , can be estimated by: sw ate g ) avg ( f f q i = (2) where f sw is the switching frequency of the controller. the peak surge current rating of the diode should be checked in-circuit, since this is dependent on the equivalent impedance of the entire bootstrap circuit, including the pcb traces. thermal considerations the total device dissipation is the total of both phases. device dissipation for a phase can be calculated as: ldrv hdrv q dtot p p p p + + = (3) where: p q represents quiescent power dissipation: ( ) [] 100 f 036 . 0 ma 4 v p sw cc q ? + = (4) f sw is switching frequency (in khz). p hdrv represents the power dissipation of the upper fet driver. p ldrv is dissipation of the lower fet driver. calculation of p hdrv: sw ) 1 q ( gs gh 2 1 qh f v q p = (5) ) f ( h ) r ( h hdrv p p p + = (6) g e hup hup qh ) r ( h r r r r p p + + = (7) g e hup hdn qh ) f ( h r r r r p p + + = (8) where: p h(r) and p h(f) are dissipations for the rising and falling edges, respectively. q gh is total gate charge of the upper fet for its applied v gs . as described in equations 6 and 7, the total power dissapated in driving the gate is divided in proportion to the resistances in series with the mosfet internal gate node, as shown in figure 23. figure 23. driver dissipation model r g is the gate resistance internal to the fet. r e is the external gate drive resistor implemented in many designs. note that the introduction of r e can reduce driver power dissipation, but excess r e may cause errors in the ?adaptive gate drive? circuitry. in particular, adding r e in the low drive circuit could result in shoot- through. for more information, refer to application note an-6003, "shoot-through" in synchronous buck converter s . calculation of pldrv: sw ) 1 q ( gs gh 2 1 qh f v q p = (9) ) f ( l ) r ( l ldrv p p p + = (10) g e lup lup ql ) r ( l r r r r p p + + = (11) g e hdn ldn ql ) f ( l r r r r p p + + = (12) where: p l(r) and p l(f) are internal dissipations for the rising and falling edges, respectively. q gl is total gate charge of the lower fet for its applied v gs . hdrv q1 g r g r h r boot sw r hdn
? 2006 fairchild semiconductor corporation www.fairchildsemi.com fan5110 ? rev. 1.1.0 13 fan5110 ? two-phase, bootstrapped, 12v nmosfet half-bridge driver layout considerations use the following general guidelines when designing printed circuit boards (see figure 24) : ? trace out the high-current paths and use short, wide (>25 mil) traces to make these connections. if vias are required use multiple vias to lower the inductance. ? connect the pgnd pin as close as possible to the source of the lower mosfet. ? the v cc bypass capacitor must be located as close as possible to the vcc and vss pins of the device. this is also true for the pv cc bypass capacitor (pvcc and the pgnd pins). ? use multiple vias to other layers when possible to maximize the conduction of heat away from the package. this is particularly true for the paddle of the mlp package, which can be connected with vias to the internal ground plane of the board. figure 24. recommended layout examples
? 2006 fairchild semiconductor corporation www.fairchildsemi.com fan5110 ? rev. 1.1.0 14 fan5110 ? two-phase, bootstrapped, 12v nmosfet half-bridge driver physical dimensions x 45 detail a scale: 2:1 8 0 notes: unless otherwise specified a) this package conforms to jedec ms-012, variation ac, issue c. b) all dimensions are in millimeters. c) dimensions are exclusive of burrs, mold flash and tie bar protrusions d) conforms to asme y14.5m-1994 e) landpattern standard: soic127p600x175-16am f) drawing file name: m16arev12. seating plane gage plane c c 0.10 see detail a land pattern recommendation pin one indicator 1 16 8 m 0.25 9 cba b a 5.6 1.27 0.65 1.75 10.00 9.80 8.89 6.00 1.27 (0.30) 0.51 0.35 1.75 max 1.50 1.25 0.25 0.10 0.25 0.19 (1.04) 0.90 0.50 0.36 (r0.10) (r0.10) 0.50 0.25 4.00 3.80 figure 25. 16-lead, small outline integrated circui t (soic) package, 0.150 inches narrow, jedec ms-012 package drawings are provided as a service to customers considering fairchild components. drawings may change in any manner without notice. please note the revision and/or date on the drawing and contact a fairchild semiconductor representative to ver ify or obtain the most recent revision. package specifications do not expand the terms of fairchild?s worldwide terms and condition s, specifically the warranty therein, which covers fairchild products. always visit fairchild semiconductor?s online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/
? 2006 fairchild semiconductor corporation www.fairchildsemi.com fan5110 ? rev. 1.1.0 15 fan5110 ? two-phase, bootstrapped, 12v nmosfet half-bridge driver physical dimensions b. dimensions are in millimeters. c. dimensions and tolerances per mlp16drevb a. conforms to jedec registration mo-220, variation wggc, dated may/2005 asme y14.5m, 1994 top view bottom view recommended land pattern side view pin #1 ident pin #1 ident figure 26. 16 lead mlp, jedec mo-220, 4mm square package drawings are provided as a service to customers considering fairchild components. drawings may change in any manner without notice. please note the revision and/or date on the drawing and contact a fairchild semiconductor representative to ver ify or obtain the most recent revision. package specifications do not expand the terms of fairchild?s worldwide terms and condition s, specifically the warranty therein, which covers fairchild products. always visit fairchild semiconductor?s online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/
? 2006 fairchild semiconductor corporation www.fairchildsemi.com fan5110 ? rev. 1.1.0 16 fan5110 ? two-phase, bootstrapped, 12v nmosfet half-bridge driver


▲Up To Search▲   

 
Price & Availability of FAN5110MX

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X